# OKI Semiconductor MSM80C154S/83C154S

**CMOS 8-bit Microcontroller** 

#### **GENERAL DESCRIPTION**

The MSM80C154S/MSM83C154S, designed for the high speed version of the existing MSM80C154/MSM83C154, is a higher performance 8-bit microcontroller providing low-power consumption.

The MSM80C154S/MSM83C154S covers the functions and operating range of the existing MSM80C154/83C154/80C51F/80C31F.

The MSM80C154S is identical to the MSM83C154S except it does not contain the internal program memory (ROM).

## **FEATURES**

| • Operating range<br>Operating frequency               | : 0 to 3 MHz ( $V_{cc}$ =2.2 to 6.0 V)<br>0 to 12 MHz ( $V_{cc}$ =3.0 to 6.0 V)<br>0 to 24 MHz ( $V_{cc}$ =4.5 to 6.0 V) |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Operating voltage                                      | 2.2  to  6.0  V                                                                                                          |
| Operating temperature                                  | : -40 to +85°C (Operation at +125°C conforms to the other specification.)                                                |
| • Fully static circuit                                 | *                                                                                                                        |
| • Upward compatible with the MSM80C51                  | 1F/80C31F                                                                                                                |
| <ul> <li>On-chip program memory</li> </ul>             | : 16K words x 8 bits ROM (MSM83C154S only)                                                                               |
| <ul> <li>On-chip data memory</li> </ul>                | : 256 words x 8 bits RAM                                                                                                 |
| • External program memory address space                | e : 64K bytes ROM (Max)                                                                                                  |
| <ul> <li>External data memory address space</li> </ul> | : 64K bytes RAM                                                                                                          |
| • I/O ports                                            | : 4 ports x 8 bits                                                                                                       |
| (Port 1, 2, 3, impedance programmable)                 |                                                                                                                          |
| • 16-bit timer/counters                                | : 3                                                                                                                      |
| <ul> <li>Multifunctional serial port</li> </ul>        | : I/O Expansion mode                                                                                                     |
|                                                        | : UART mode (featuring error detection)                                                                                  |
| <ul> <li>6-source 2-priority level</li> </ul>          |                                                                                                                          |
| Interrupt and multi-level                              |                                                                                                                          |
| Interrupt available by programming IP a                |                                                                                                                          |
| Memory-mapped special function register                | ers                                                                                                                      |
| • Bit addressable data memory and SFRs                 |                                                                                                                          |
| <ul> <li>Minimum instruction cycle</li> </ul>          | : 500 ns @ 24 MHz operation                                                                                              |
| <ul> <li>Standby functions</li> </ul>                  | : Power-down mode (oscillator stop)                                                                                      |
|                                                        | Activated by software or hardware; providing                                                                             |
|                                                        | ports with floating or active status                                                                                     |
|                                                        | The software power-down stet mode is termi-                                                                              |
|                                                        | nated by interrupt signal enabling execution from the interrupted address.                                               |

#### MSM80C154S/83C154S

| <ul> <li>Package options</li> </ul>      |    |                                 |
|------------------------------------------|----|---------------------------------|
| 40-pin plastic DIP (DIP40-P-600-2.54)    | :  | (Product name: MSM80C154SRS/    |
|                                          |    | MSM83C154S-xxxRS)               |
| 44-pin plastic QFP (QFP44-P-910-0.80-2K) | ): | (Product name: MSM80C154SGS-2K/ |
|                                          |    | MSM83C154S-xxxGS-2K)            |
| 44-pin QFJ (QFJ44-P-S650-1.27)           | :  | (Product name: MSM80C154SJS/    |
|                                          |    | MSM83C154S-xxxJS)               |
| 44-pin TQFP (TQFP44-P-1010-0.80-K)       | :  | (Product name: MSM80C154STS-K/  |
|                                          |    | MSM83C154S-xxxTS-K)             |
|                                          |    |                                 |

xxx: indicates the code number



# **BLOCK DIAGRAM (MSM83C154S)**

**OKI** Semiconductor

MSM80C154S/83C154S

261

# **PIN CONFIGURATION (TOP VIEW)**





# **PIN CONFIGURATION (Continued)**



NC: No-connection pin

44-Pin Plastic QFP



NC: No-connection pin

44-Pin Plastic TQFP

#### **PIN CONFIGURATION (Continued)**



44-Pin Plastic QFJ

# **PIN DESCRIPTIONS**

| Symbol       | Descriptipn                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0.0 to P0.7 | Bidirectional I/O ports. They are also the data/address bus (input/output of data and output of lower 8-bit address when external memory is accessed). They are open-drain outputs when used as I/O ports, but 3-state outputs when used as data/address bus.                                                                                                                                             |
| P1.0 to P1.7 | <ul> <li>P1.0 to P1.7 are quasi-bidirectional I/O ports. They are pulled up internally when used as input ports. Two of them have the following secondary functions:</li> <li>•P1.0 (T2) : used as external clock input pins for the timer/counter 2.</li> <li>•P1.1 (T2EX) : used as trigger input for the timer/counter 2 to be reloaded or captured; causing the timer/counter 2 interrupt.</li> </ul> |
| P2.0 to P2.7 | P2.0 to P2.7 are quasi-bidirectional I/O ports. They also output the higher 8-bit address when an external memory is accessed. They are pulled up internally when used as input ports.                                                                                                                                                                                                                    |
| P3.0 to P3.7 | P3.0 to P3.7 are quasi-bidirectional I/O ports. They are pulled up internally when used as input ports. They also have the following secondary functions:<br>•P3.0 (RXD)                                                                                                                                                                                                                                  |
|              | Serial data input/output in the I/O expansion mode and serial data input in the UART mode when the serial port is used.<br>•3.1 (TXD)                                                                                                                                                                                                                                                                     |
|              | Synchronous clock output in the I/O expansion mode and serial data output in the UART mode when the serial port is used.<br>•3.2 (INTO)                                                                                                                                                                                                                                                                   |
|              | Used as input pin for the external interrupt 0, and as count-up control pin for the timer/counter 0.<br>•3.3 (INT1)                                                                                                                                                                                                                                                                                       |
|              | Used as input pin for the external interrupt 1, and as count-up control pin for the timer/counter 1.<br>•3.4 (T0)<br>Used as external clock input pin for the timer/counter 0.                                                                                                                                                                                                                            |
|              | <ul> <li>•3.5 (T1)</li> <li>Used as external clock input pin for the timer/counter 1 and power-down-mode control input pin.</li> <li>•3.6 (WR)</li> </ul>                                                                                                                                                                                                                                                 |
|              | Output of the write-strobe signal when data is written into external data memory.<br>•3.7 (RD)<br>Output of the read-strobe signal when data is read from external data memory.                                                                                                                                                                                                                           |
| ALE          | Address latch enable output for latching the lower 8-bit address during external memory access.<br>Two ALE pulses are activated per machine cycle except during external data memory access at which time one ALE pulse is skipped.                                                                                                                                                                       |
| PSEN         | Program store enable output which enables the external memory output to the bus during external program memory access. Two PSEN pulses are activated per machine cycle except during external data memory access at which two PSEN pulses are skipped.                                                                                                                                                    |
| ĒĀ           | When EA is held at "H" level, the MSM 83C154S executes instructions from internal program memory at address 0000H to 3FFFH, and executes instructions from external program memory above address 3FFFH.<br>When EA is held at "L" level, the MSM80C154S/MSM83C154S executes instructions from external program memory for all addresses.                                                                  |

# **PIN Descriptions (Continued)**

| Symbol          | Descriptipn                                                                                                                                                                                                                        |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET           | If this pin remains "H" for at least one machine cycle, the MSM80C154S/MSM83C154S is reset. Since this pin is pulled down internally, a power-on reset is achieved by simply connecting a capacitor between $V_{CC}$ and this pin. |
| XTAL1           | Oscillator inverter input pin. External clock is input through XTAL1 pin.                                                                                                                                                          |
| XTAL2           | Oscillator inverter output pin.                                                                                                                                                                                                    |
| V <sub>CC</sub> | Power supply pin during both normal operation and standby operations.                                                                                                                                                              |
| V <sub>SS</sub> | GND pin.                                                                                                                                                                                                                           |

## REGISTERS

# **Diagram of Special Function Registers**

| REGISTER |    |    |    | BIT AD | DRESS |    |    |    | DIRECT     |  |
|----------|----|----|----|--------|-------|----|----|----|------------|--|
| NAME     | b7 | b6 | b5 | b4     | b3    | b2 | b1 | b0 | ADDRESS    |  |
| IOCON    | FF | FE | FD | FC     | FB    | FA | F9 | F8 | 0F8H (248) |  |
| В        | F7 | F6 | F5 | F4     | F3    | F2 | F1 | F0 | 0F0H (240) |  |
| ACC      | E7 | E6 | E5 | E4     | E3    | E2 | E1 | E0 | 0E0H (224) |  |
| PSW      | D7 | D6 | D5 | D4     | D3    | D2 | D1 | DO | 0D0H (208) |  |
| TH2      |    |    |    |        |       |    |    |    | 0CDH (205) |  |
| TL2      |    |    |    |        |       |    |    |    | 0CCH (204) |  |
| RCAP2H   |    |    |    |        |       |    |    |    | 0CBH (203) |  |
| RCAP2L   |    |    |    |        |       |    |    |    | 0CAH (202) |  |
| T2CON    | CF | CE | CD | CC     | СВ    | CA | C9 | C8 | 0C8H (200) |  |
| IP       | BF | BE | BD | BC     | BB    | BA | B9 | B8 | 0B8H (184) |  |
| P3       | B7 | B6 | B5 | B4     | B3    | B2 | B1 | B0 | 0B0H (176) |  |
| IE       | AF | AE | AD | AC     | AB    | AA | A9 | A8 | 0A8H (168) |  |
| P2       | A7 | A6 | A5 | A4     | A3    | A2 | A1 | A0 | 0A0H (160) |  |
| SBUF     |    |    |    |        |       |    |    |    | 99H (153)  |  |
| SCON     | 9F | 9E | 9D | 9C     | 9B    | 9A | 99 | 98 | 98H (152)  |  |
| P1       | 97 | 96 | 95 | 94     | 93    | 92 | 91 | 90 | 90H (144)  |  |
| TH1      |    |    |    |        |       |    |    |    | 8DH (141)  |  |
| TH0      |    |    |    |        |       |    |    |    | 8CH (140)  |  |
| TL1      |    |    |    |        |       |    |    |    | 8BH (139)  |  |
| TL0      |    |    |    |        |       |    |    |    | 8AH (138)  |  |
| TMOD     |    |    |    |        |       |    |    |    | 89H (137)  |  |
| TCON     | 8F | 8E | 8D | 8C     | 8B    | 8A | 89 | 88 | 88H (136)  |  |
| PCON     |    |    |    |        |       |    |    |    | 87H (135)  |  |
| DPH      |    |    |    |        |       |    |    |    | 83H (131)  |  |
| DPL      |    |    |    |        |       |    |    |    | 82H (130)  |  |
| SP       |    |    |    |        |       |    |    |    | 81H (129)  |  |
| P0       | 87 | 86 | 85 | 84     | 83    | 82 | 81 | 80 | 80H (128)  |  |

# **Special Function Registers**

## Timer mode register (TMOD)

| NAME         | ADDRESS | MSB                                                                                                                                                                                                                                                                                                             |                            |                                                                                                                                                     |             |              |            |             | LSB     |  |  |
|--------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|------------|-------------|---------|--|--|
| INAME        | ADDRESS | 7                                                                                                                                                                                                                                                                                                               | 6                          | 5                                                                                                                                                   | 4           | 3            | 2          | 1           | 0       |  |  |
| TMOD         | 89H     | GATE                                                                                                                                                                                                                                                                                                            | C/T                        | M1                                                                                                                                                  | MO          | GATE         | C/T        | M1          | MO      |  |  |
| BIT LOCATION | FLAG    |                                                                                                                                                                                                                                                                                                                 |                            |                                                                                                                                                     | FUN         | CTION        |            |             |         |  |  |
| TMOD.0       | MO      | M1                                                                                                                                                                                                                                                                                                              | MO                         | Timer/co                                                                                                                                            | unter 0 m   | ode setting  |            |             |         |  |  |
|              |         | 0                                                                                                                                                                                                                                                                                                               | 0                          | 8-bit time                                                                                                                                          | er/counter  | with 5-bit   | orescalar. |             |         |  |  |
|              |         | 0                                                                                                                                                                                                                                                                                                               | 1                          | 16-bit timer/counter.                                                                                                                               |             |              |            |             |         |  |  |
|              |         | 1                                                                                                                                                                                                                                                                                                               | 0                          | 8-bit time                                                                                                                                          | er/counter  | with 8-bit a | auto reloa | ding.       |         |  |  |
| TMOD.1       | M1      | 1                                                                                                                                                                                                                                                                                                               | 1                          | Timer/counter 0 separated into TLO (8-bit) timer/counter<br>and THO (8-bit) timer/counter. TFO is set by TLO carry, and<br>TF1 is set by THO carry. |             |              |            |             |         |  |  |
| TMOD.2       | C/T     | Timer/counter 0 count clock designation control bit.<br>XTAL1•2 divided by 12 clocks is the input applied to timer/counter 0 when $C/\overline{T} = "0"$ .<br>The external clock applied to the T0 pin is the input applied to timer/counter 0 when $C/\overline{T} = "1"$ .                                    |                            |                                                                                                                                                     |             |              |            |             |         |  |  |
| TMOD.3       | GATE    | When this bit is "0", the TRO bit of TCON (timer control register) is used to control the start and stop of timer/counter 0 counting.<br>If this bit is "1", timer/counter 0 starts counting when both the TRO bit of TCON and INTO pin input signal are "1", and stops counting when either is changed to "0". |                            |                                                                                                                                                     |             |              |            |             |         |  |  |
| TMOD.4       | MO      | M1                                                                                                                                                                                                                                                                                                              | MO                         | Timer/co                                                                                                                                            | unter 1 m   | ode setting  |            |             |         |  |  |
|              |         | 0                                                                                                                                                                                                                                                                                                               | 0                          | 8-bit time                                                                                                                                          | er/counter  | with 5-bit   | orescalar. |             |         |  |  |
|              |         | 0                                                                                                                                                                                                                                                                                                               | 1                          | 16-bit tin                                                                                                                                          | ner/counte  | r            |            |             |         |  |  |
| TMOD.5       | N/1-1   | 1                                                                                                                                                                                                                                                                                                               | 0                          | 8-bit time                                                                                                                                          | er/counter  | with 8-bit a | auto reloa | ding.       |         |  |  |
| TWOD.5       | M1      | 1                                                                                                                                                                                                                                                                                                               | 1                          | Timer/co                                                                                                                                            | unter 1 op  | eration sto  | pped.      |             |         |  |  |
| TMOD.6       | C/T     | 11Timer/counter 1 operation stopped.Timer/counter 1 count clock designation control bit.XTAL1•2 divided by 12 clocks is the input applied to timer/counter 1 when $C/\overline{T} = "0"$ .The external clock applied to the T1 pin is the input applied to timer/counter 1when $C/\overline{T} = "1"$ .         |                            |                                                                                                                                                     |             |              |            |             |         |  |  |
| TMOD.7       | GATE    | timer/cou<br>If this bit                                                                                                                                                                                                                                                                                        | inter 1 coi<br>is "1", tim | , the TR1 b<br>unting.<br>er/counter<br>signal are '                                                                                                | 1 starts co | ounting whe  | en both th | e TR1 bit c | of TCON |  |  |

# Power control register (PCON)

| NAME                | ADDRESS | MSB                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |                           |               |            |             | LSB       |  |  |  |  |
|---------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------|---------------|------------|-------------|-----------|--|--|--|--|
|                     | ADDRESS | 7                                                                                                                                                                                                                                                                                                                                                     | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 5                                                      | 4                         | 3             | 2          | 1           | 0         |  |  |  |  |
| PCON                | 87H     | SMOD                                                                                                                                                                                                                                                                                                                                                  | HPD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RPD                                                    |                           | GF1           | GF0        | PD          | IDL       |  |  |  |  |
| <b>BIT LOCATION</b> | FLAG    |                                                                                                                                                                                                                                                                                                                                                       | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                        |                           |               |            |             |           |  |  |  |  |
| PCON.0              | IDL     | IDLE mod<br>and the s                                                                                                                                                                                                                                                                                                                                 | de is set, b<br>erial port r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | hen this bi<br>ut XTAL1•<br>remain acti<br>t is genera | 2, timer/co<br>ve. IDLE r | unters 0, 1   | and 2, the | e interrupt | circuits, |  |  |  |  |
| PCON.1              | PD      | stopped v                                                                                                                                                                                                                                                                                                                                             | PD mode is set when this bit is set to "1". CPU operations and XTAL1•2 are<br>topped when PD mode is set. PD mode is cancelled when the CPU is reset or<br>when an interrupt is generated.                                                                                                                                                                                                                                                                                                                                |                                                        |                           |               |            |             |           |  |  |  |  |
| PCON.2              | GF0     | General p                                                                                                                                                                                                                                                                                                                                             | ourpose bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                        |                           |               |            |             |           |  |  |  |  |
| PCON.3              | GF1     | General p                                                                                                                                                                                                                                                                                                                                             | ourpose bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                        |                           |               |            |             |           |  |  |  |  |
| PCON.4              |         | Reserved                                                                                                                                                                                                                                                                                                                                              | bit. The c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | output data                                            | is "1", if th             | ie bit is rea | ıd.        |             |           |  |  |  |  |
| PCON.5              | RPD     | interrupt<br>Power-do<br>enabled b<br>If the inte<br>"1" (even<br>of the por                                                                                                                                                                                                                                                                          | This bit is used to specify cancellation of CPU power down mode (IDLE or PD) by ar interrupt signal.<br>Power-down mode cannot be cancelled by an interrupt signal if the interrupt is not enabled by IE (interrupt enable register) when this bit is "0".<br>If the interrupt flag is set to "1" by an interrupt request signal when this bit is "1" (even if interrupt is disabled), the program is executed from the next address of the power-down-mode setting instruction.<br>The flag is reset to "0" by software. |                                                        |                           |               |            |             |           |  |  |  |  |
| PCON.6              | HPD     | The hard power-down setting mode in enabled when this bit is set to "1".<br>If the level of the power failure detect signal applied to the HPDI pin (pin 3.5)<br>is changed from "1" to "0" when this bit is "1", XTAL1•2 oscillation is stopped and<br>the system is put into hard power down mode. HPD mode is cancelled when the<br>CPU is reset.  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |                           |               |            |             |           |  |  |  |  |
| PCON.7              | SMOD    | CPU is reset.<br>When the timer/counter 1 carry signal is used as a clock in mode 1, 2 or 3 of<br>the serial port, this bit has the following functions.<br>The serial port operation clock is reduced by 1/2 when the bit is "0" for delayed<br>processing. When the bit is "1", the serial port operation clock is normal<br>for faster processing. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |                           |               |            |             |           |  |  |  |  |

# Timer control register (TCON)

| NAME         | ADDRESS | MSB                                                                                                                 |                                                                                                                                                                                                                                                                                      |                                            |             |             |          |               | LSB       |  |
|--------------|---------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------|-------------|----------|---------------|-----------|--|
| NAME         | ADDRESS | 7                                                                                                                   | 6                                                                                                                                                                                                                                                                                    | 5                                          | 4           | 3           | 2        | 1             | 0         |  |
| TCON         | 88H     | TF1                                                                                                                 | TR1                                                                                                                                                                                                                                                                                  | TF0                                        | TR0         | IE1         | IT1      | IE0           | IT0       |  |
| BIT LOCATION | FLAG    |                                                                                                                     |                                                                                                                                                                                                                                                                                      |                                            | FUNC        | TION        |          | •             |           |  |
| TCON.0       | IT0     |                                                                                                                     | nterrupt 0<br>etect mode                                                                                                                                                                                                                                                             | signal is u<br>when "1".                   | sed in leve | l-detect m  | ode when | this bit is " | 0" and in |  |
| TCON.1       | IEO     | The bit is                                                                                                          | Interrupt request flag for external interrupt 0.<br>The bit is reset automatically when an interrupt is serviced.<br>The bit can be set and reset by software when ITO = "1".                                                                                                        |                                            |             |             |          |               |           |  |
| TCON.2       | IT1     | External interrupt 1 signal is used in level detect mode when this bit is "0", and in trigger detect mode when "1". |                                                                                                                                                                                                                                                                                      |                                            |             |             |          |               |           |  |
| TCON.3       | IE1     | The bit is                                                                                                          | Interrupt request flag for external interrupt 1.<br>The bit is reset automatically when an interrupt is serviced.<br>The bit can be set and reset by software when IT1 = "1".                                                                                                        |                                            |             |             |          |               |           |  |
| TCON.4       | TR0     |                                                                                                                     |                                                                                                                                                                                                                                                                                      | stop contro<br>rts countin                 |             |             |          | s counitng    | when "0". |  |
| TCON.5       | TFO     | The bit is                                                                                                          | Timer/counter 0 starts counting when this bit is "1", and stops counitng when "0".<br>Interrupt request flag for timer interrupt 0.<br>The bit is reset automatically when an interrupt is serviced.<br>The bit is set to "1" when a carry signal is generated from timer/counter 0. |                                            |             |             |          |               |           |  |
| TCON.6       | TR1     | •                                                                                                                   | Counting start and stop control bit for timer/counter 1.<br>The timer/counter 1 starts counting when this bit is "1", and stops counting when "0"                                                                                                                                    |                                            |             |             |          |               |           |  |
| TCON.7       | TF1     | The bit is                                                                                                          | reset auto                                                                                                                                                                                                                                                                           | ng for timer<br>Imatically v<br>When carry | vhen interr | upt is serv |          | /counter 1    |           |  |

# Serial port control register (SCON)

|              |         | MSB                                                                                                                                                                                                                                                                                      |                                                         |                                                          |                                                                                           |                       |                                            |            | LSB     |  |  |
|--------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------|------------|---------|--|--|
| NAME         | ADDRESS | 7                                                                                                                                                                                                                                                                                        | 6                                                       | 5                                                        | 4                                                                                         | 3                     | 2                                          | 1          | 0       |  |  |
| SCON         | 98H     | SM0                                                                                                                                                                                                                                                                                      | SM1                                                     | SM2                                                      | REN                                                                                       | TB8                   | RB8                                        | TI         | RI      |  |  |
| BIT LOCATION | FLAG    |                                                                                                                                                                                                                                                                                          |                                                         |                                                          | FUNC                                                                                      | TION                  |                                            |            |         |  |  |
| SCON.0       | RI      | This flag<br>This flag<br>by the ST<br>In mode 2                                                                                                                                                                                                                                         | must be re<br>is set after<br>OP bit whe<br>2 or 3, hov | eset by sof<br>the eighth<br>en in any o<br>vever, RI is | nterrupt rea<br>tware durir<br>a bit of data<br>ther mode<br>s not set if<br>t is receive | has been<br>the RB8 d | t service ro<br>received w<br>ata is "0" w | /hen in mo |         |  |  |
| SCON.1       | TI      | "End of serial port tramsmission" interrupt request flag. This flag must be reset<br>by software during interrupt service routine.<br>This flag is set after the eighth bit of data has been sent when in mode 0, or after<br>the last bit of data has been sent when in any other mode. |                                                         |                                                          |                                                                                           |                       |                                            |            |         |  |  |
| SCON.2       | RB8     | The ninth bit of data received in mode 2 or 3 is passed to RB8.<br>The STOP bit is applied to RB8 if SM2 = "0" when in mode 1.<br>RB8 can not be used in mode 0.                                                                                                                         |                                                         |                                                          |                                                                                           |                       |                                            |            |         |  |  |
| SCON.3       | TB8     |                                                                                                                                                                                                                                                                                          |                                                         |                                                          | nth data bit<br>TB8 by so                                                                 |                       | node 2 or 3                                | 3.         |         |  |  |
| SCON.4       | REN     | No recept                                                                                                                                                                                                                                                                                | n enable co<br>tion when<br>n enabled v                 |                                                          | = "1".                                                                                    |                       |                                            |            |         |  |  |
| SCON.5       | SM2     | If the ninth bit of received data is "0" with SM2 = "1" in mode 2 or 3, the "end of reception" signal is not set in the RI flag.<br>The "end of reception" signal set in the RI flag if the STOP bit is not "1" when SM2 = "1" in mode 1.                                                |                                                         |                                                          |                                                                                           |                       |                                            |            |         |  |  |
| SCON.6       | SM1     | SM0                                                                                                                                                                                                                                                                                      | SM1                                                     | MODE                                                     |                                                                                           |                       |                                            |            |         |  |  |
|              |         | 0 0 0 8-bit shift register I/O                                                                                                                                                                                                                                                           |                                                         |                                                          |                                                                                           |                       |                                            |            |         |  |  |
|              |         | 0 1 1 8-bit UART variable baud rate                                                                                                                                                                                                                                                      |                                                         |                                                          |                                                                                           |                       |                                            |            |         |  |  |
| SCON.7       | SM0     | 1                                                                                                                                                                                                                                                                                        | 0                                                       | 2                                                        | 9-bit UAF                                                                                 | RT 1/32 XT            | AL1, 1/64                                  | XTAL1 ba   | ud rate |  |  |
|              |         | 1                                                                                                                                                                                                                                                                                        | 1                                                       | 3                                                        | 9-bit UAF                                                                                 | T variable            | baud rate                                  |            |         |  |  |

# Interrupt enable register (IE)

| NAME                | ADDRESS | MSB         |                                                                                                                           |                                             |              |              |             |     | LSB |  |  |
|---------------------|---------|-------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------|--------------|-------------|-----|-----|--|--|
| NAME                | ADDRE55 | 7           | 6                                                                                                                         | 5                                           | 4            | 3            | 2           | 1   | 0   |  |  |
| IE                  | 0A8H    | EA          | _                                                                                                                         | ET2                                         | ES           | ET1          | EX1         | ET0 | EX0 |  |  |
| <b>BIT LOCATION</b> | FLAG    |             |                                                                                                                           |                                             | FUNG         | CTION        |             |     |     |  |  |
| IE.0                | EX0     | Interrupt   | disabled w                                                                                                                | for extern<br>/hen bit is '<br>hen bit is " | '0".         | t 0.         |             |     |     |  |  |
| IE.1                | ET0     | Interrupt   | disabled w                                                                                                                | for timer i<br>/hen bit is<br>hen bit is "  | '0".         |              |             |     |     |  |  |
| IE.2                | EX1     | Interrupt   | nterrupt control bit for external interrupt 1.<br>nterrupt disabled when bit is "0".<br>nterrupt enabled when bit is "1". |                                             |              |              |             |     |     |  |  |
| IE.3                | ET1     | Interrupt   | disabled w                                                                                                                | for timer i<br>/hen bit is<br>hen bit is "  | '0".         |              |             |     |     |  |  |
| IE.4                | ES      | Interrupt   | disabled w                                                                                                                | for serial  <br>/hen bit is<br>hen bit is " | '0".         |              |             |     |     |  |  |
| IE.5                | ET2     | Interrupt   | iterrupt control bit for timer interrupt 2.<br>Iterrupt disabled when bit is "0".<br>Iterrupt enabled when bit is "1".    |                                             |              |              |             |     |     |  |  |
| IE.6                |         | Reserved    | bit. The c                                                                                                                | output data                                 | is "1" if th | e bit is rea | d.          |     |     |  |  |
| IE.7                | EA      | All interru |                                                                                                                           | ntrol bit.<br>sabled whe<br>ntrolled by     |              |              | bit is "1". |     |     |  |  |

# Interrupt priority register (IP)

| NAME         | ADDRESS | MSB                |                                                                                                                                                                                                                                                                                                                                                                       |                            |              |              |     |     | LSB |  |  |
|--------------|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------|--------------|-----|-----|-----|--|--|
| NAME         | ADDRESS | 7                  | 6                                                                                                                                                                                                                                                                                                                                                                     | 5                          | 4            | 3            | 2   | 1   | 0   |  |  |
| IP           | 0B8H    | PCT                | —                                                                                                                                                                                                                                                                                                                                                                     | PT2                        | PS           | PT1          | PX1 | PT0 | PX0 |  |  |
| BIT LOCATION | FLAG    |                    |                                                                                                                                                                                                                                                                                                                                                                       |                            | FUNG         | CTION        |     |     |     |  |  |
| IP.0         | PX0     |                    |                                                                                                                                                                                                                                                                                                                                                                       | for extern<br>when bit is  |              | t 0.         |     |     |     |  |  |
| IP.1         | PT0     |                    | terrupt priority bit for timer interrupt 0.<br>riority is assigned when bit is "1".                                                                                                                                                                                                                                                                                   |                            |              |              |     |     |     |  |  |
| IP.2         | PX1     |                    | nterrupt priority bit for external interrupt 1.<br>riority is assigned when bit is "1".                                                                                                                                                                                                                                                                               |                            |              |              |     |     |     |  |  |
| IP.3         | PT1     |                    |                                                                                                                                                                                                                                                                                                                                                                       | for timer i<br>when bit is |              |              |     |     |     |  |  |
| IP.4         | PS      |                    |                                                                                                                                                                                                                                                                                                                                                                       | for serial when bit is     |              |              |     |     |     |  |  |
| IP.5         | PT2     |                    |                                                                                                                                                                                                                                                                                                                                                                       | for timer i<br>when bit is |              |              |     |     |     |  |  |
| IP.6         | _       | Reserved           | bit. The c                                                                                                                                                                                                                                                                                                                                                            | output data                | is "1" if th | e bit is rea | d.  |     |     |  |  |
| IP.7         | PCT     | The prior processe | Reserved bit. The output data is "1" if the bit is read.<br>Priority interrupt circuit control bit.<br>The priority register contents are valid and priority assigned interrupts can be<br>processed when this bit is "0". When the bit is "1", the priority interrupt circuit i<br>stopped, and interrupts can only be controlled by the interrupt enable register ( |                            |              |              |     |     |     |  |  |

# Program status word register (PSW)

| NAME         | ADDRESS                                 | MSB                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                            |             |                     |             |             |           | LSB       |  |  |
|--------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------|-------------|-------------|-----------|-----------|--|--|
|              | /////////////////////////////////////// | 7                                                                                                                                                                                                                                                                                                                   | 6                                                                                                                                                                                                                                                                                          | 5           | 4                   | 3           | 2           | 1         | 0         |  |  |
| PSW          | 0D0H                                    | CY                                                                                                                                                                                                                                                                                                                  | AC                                                                                                                                                                                                                                                                                         | F0          | RS1                 | RS0         | OV          | F1        | P         |  |  |
| BIT LOCATION | FLAG                                    |                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                            |             | FUNC                | TION        |             |           |           |  |  |
| PSW.0        | Р                                       | This bit is                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                            |             | cator.<br>number in | the accum   | ulator is a | n odd num | ıber, and |  |  |
| PSW.1        | F1                                      | User flag                                                                                                                                                                                                                                                                                                           | which mag                                                                                                                                                                                                                                                                                  | y be set to | "0" or "1" a        | s desired l | by the use  | r.        |           |  |  |
| PSW.2        | OV                                      | Overflow flag which is set if the carry C6 from bit 6 of the ALU or CY is "1" as a result of an arithmetic operation. The flag is also set to "1" if the resultant product of executing multiplication instruction (MUL AB) is greater than 0FFH, but is reset to "0" if the product is less than or equal to 0FFH. |                                                                                                                                                                                                                                                                                            |             |                     |             |             |           |           |  |  |
| PSW.3        | RS0                                     | RAM register bank switch                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                            |             |                     |             |             |           |           |  |  |
|              |                                         | RS1                                                                                                                                                                                                                                                                                                                 | RS0                                                                                                                                                                                                                                                                                        | BANK        | RAM ADDRESS         |             |             |           |           |  |  |
|              |                                         | 0                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                          | 0           | 00H - 07H           |             |             |           |           |  |  |
| PSW.4        | RS1                                     | 0                                                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                          | 1           | 08H - 0Fł           | 1           |             |           |           |  |  |
|              |                                         | 1                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                          | 2           | 10H - 17H           |             |             |           |           |  |  |
|              |                                         | 1                                                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                          | 3           | 18H - 1Fł           |             |             |           |           |  |  |
| PSW.5        | FO                                      | User flag                                                                                                                                                                                                                                                                                                           | which ma                                                                                                                                                                                                                                                                                   | y be set to | "0" or "1" a        | s desired l | by the use  | r.        |           |  |  |
| PSW.6        | AC                                      | This flag<br>executing                                                                                                                                                                                                                                                                                              | User flag which may be set to "0" or "1" as desired by the user.<br>Auxiliary carry flag.<br>This flag is set to "1" if a carry $C_3$ is generated from bit 3 of the ALU as a result of<br>executing an arithmetic operation instruction.<br>In all other cases, the flag is reset to "0". |             |                     |             |             |           |           |  |  |
| PSW.7        | CY                                      | Main carry flag.<br>This flag is set to "1" if a carry $C_7$ is generated from bit 7 of the ALU as result of executing an arithmetic operation instruction.<br>If a carry $C_7$ is not generated, the flag is reset to "0".                                                                                         |                                                                                                                                                                                                                                                                                            |             |                     |             |             |           |           |  |  |

## I/O control register (IOCON)

|              |         | MSB                   |                                                                                                                                                                                                          |                          |            |            |             |                          | LSB    |  |
|--------------|---------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------|------------|-------------|--------------------------|--------|--|
| NAME         | ADDRESS | 7                     | 6                                                                                                                                                                                                        | 5                        | 4          | 3          | 2           | 1                        | 0      |  |
| IOCON        | 0F8H    | _                     | T32                                                                                                                                                                                                      | SERR                     | IZC        | P3HZ       | P2HZ        | P1HZ                     | ALF    |  |
| BIT LOCATION | FLAG    |                       | FUNCTION                                                                                                                                                                                                 |                          |            |            |             |                          |        |  |
| IOCON.0      | ALF     | outputs f             | CPU power down mode (PD, HPD) is activated with this bit set to "1", the tputs from ports 0, 1, 2, and 3 are switched to floating status. Then this bit is "0", ports 0, 1, 2, and 3 are in output mode. |                          |            |            |             |                          |        |  |
| IOCON.1      | P1HZ    | Port 1 be             | comes a h                                                                                                                                                                                                | igh impeda               | ance input | port when  | this bit is | "1".                     |        |  |
| IOCON.2      | P2HZ    | Port 2 be             | ort 2 becomes a high impedance input port when this bit is "1".                                                                                                                                          |                          |            |            |             |                          |        |  |
| IOCON.3      | P3HZ    | Port 3 be             | Port 3 becomes a high impedance input port when this bit is "1".                                                                                                                                         |                          |            |            |             |                          |        |  |
| IOCON.4      | IZC     |                       |                                                                                                                                                                                                          | esistor for<br>he 100 kΩ | •          |            | witched of  | ff when thi              | s bit  |  |
| IOCON.5      | SERR    | This flag<br>received |                                                                                                                                                                                                          | port.                    |            | ning error | is generat  | ed when da               | ata is |  |
| IOCON.6      | T32     | when this             | bit is set                                                                                                                                                                                               |                          |            | -          |             | it timer/cou<br>counter. | unter  |  |
| IOCON.7      |         | Leave this            | s bit at "0".                                                                                                                                                                                            |                          |            |            |             |                          |        |  |

# Timer 2 control register (T2CON)

|                     |         | MSB                                                |                                                                                                                                                                                     |                                                                        |                            |                         |            |            |         |  |
|---------------------|---------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------|-------------------------|------------|------------|---------|--|
| NAME                | ADDRESS | 7                                                  | 6                                                                                                                                                                                   | 5                                                                      | 4                          | 3                       | 2          | 1          | 0       |  |
| T2CON               | 0C8H    | TF2                                                | EXF2                                                                                                                                                                                | RCLK                                                                   | TCLK                       | EXEN2                   | TR2        | C/T2       | CP/RL2  |  |
| <b>BIT LOCATION</b> | FLAG    |                                                    | -                                                                                                                                                                                   |                                                                        | FUNC                       | TION                    |            |            |         |  |
| T2CON.0             | CP/RL2  | 16-bit au                                          | Capture mode is set when TCLK + RCLK = "0" and CP/RL2 = "1".<br>6-bit auto reload mode is set when TCLK + RCLK = "0" and CP/RL2 = "0".<br>CP/RL2 is ignored when TCLK + RCLK = "1". |                                                                        |                            |                         |            |            |         |  |
| T2CON.1             | C/T2    | The interi                                         | nal clocks<br>xternal clo                                                                                                                                                           | unt clock d<br>(XTAL1•2 -<br>ck applied                                | ÷ 12, XTAL                 | .1•2 ÷ 2) a             | re used wł |            |         |  |
| T2CON.2             | TR2     |                                                    | unter 2 coi                                                                                                                                                                         | unting star<br>mmences (                                               |                            |                         |            | l stops co | unting  |  |
| T2CON.3             | EXEN2   |                                                    |                                                                                                                                                                                     | 2 external<br>ignal is dis                                             |                            |                         |            | nabled wh  | en "1". |  |
| T2CON.4             | TCLK    | Timer/con<br>and the ti<br>Note, how               | unter 2 is s<br>mer/count                                                                                                                                                           | circuit driv<br>switched to<br>er 2 carry<br>the serial<br>s 1 and 3.  | ) baud rate<br>signal beco | generator<br>omes the s | erial port | transmit c | ock.    |  |
| T2CON.5             | RCLK    | Timer/con<br>and the ti<br>Note, how               | unter 2 is s<br>mer/count                                                                                                                                                           | circuit drive<br>switched to<br>er 2 carry<br>the serial<br>s 1 and 3. | ) baud rate<br>signal beco | generator<br>omes the s | erial port | transmit c | ock.    |  |
| T2CON.6             | EXF2    | Timer/con<br>This bit is<br>is change<br>This flag | unter 2 ext<br>s set to "1"<br>ed from "1"<br>serves as 1                                                                                                                           |                                                                        | e EXEN2 =<br>nterrupt 2 r  | "1".<br>request sig     |            |            |         |  |
| T2CON.7             | TF2     | This bit is<br>reload mo<br>This flag              | ode or in c<br>serves as f                                                                                                                                                          | rry flag.<br>by a carry<br>apture mo<br>the timer ir<br>st be reset    | de.<br>Iterrupt 2 i        | request sig             |            |            |         |  |

#### **MEMORY MAPS**

#### **Program Area**



| HEX                           |               |                            |                          |           |            |              |
|-------------------------------|---------------|----------------------------|--------------------------|-----------|------------|--------------|
| 0FF                           |               |                            | IOCON                    | FFH~F8H   | 248(0F8H)  | <b> </b> ∙−− |
|                               |               |                            | В                        | F7H~F0H   | 240(0F0H)  |              |
|                               |               |                            | ACC                      | E7H~E0H   | 224(0E0H)  |              |
|                               |               |                            | PSW                      | D7H~D0H   | 208(0D0H)  |              |
|                               |               |                            | TH2                      |           | 205(0CDH)  |              |
|                               |               |                            | TL2                      |           | 204(0CCH)  |              |
|                               |               |                            | RCAP2H                   |           | 203(OCBH)  |              |
|                               |               |                            | RCAP2L                   |           | 202(0CAH)  |              |
|                               |               | 5                          | T2CON                    | CFH~C8H   | 200(0C8H)  |              |
|                               |               | EB                         | IP                       | BFH~B8H   | 184(0B8H)  |              |
| ס                             |               | IST                        | P3                       | B7H~B0H   | 176(0B0H)  |              |
|                               |               | SEG                        | IE                       | AFH~A8H   | 168(0A8H)  |              |
| č                             |               | NO I                       | P2                       | A7H~A0H   | 160(0A0H)  |              |
|                               | USER DATA RAM |                            | SBUF                     |           | 153( 99H)  |              |
| AL                            |               |                            | SCON                     | 9FH~98H   | 152( 98H)  |              |
|                               |               |                            | P1                       | 97H~90H   | 144( 90H)  | - ∢          |
|                               |               | CIA                        | TH1                      |           | 141(8DH)   | -            |
| שאווספשעתע וששעומאו עם וסוששע |               | SPECIAL FUNCTION REGISTERS | THO                      |           | 140(8CH)   | -            |
|                               |               | 0,                         | TL1                      |           | 139(8BH)   | -            |
|                               |               |                            | TLO                      |           | 138( 8AH)  | -            |
|                               |               |                            | TMOD                     |           | 137(89H)   | -            |
|                               |               |                            | TCON                     | 8FH~88H   | 136(88H)   | - ₄          |
|                               |               |                            | PCON                     | 0111 0011 | 135( 87H)  | -            |
|                               |               |                            | DPH                      |           | 131(83H)   | -            |
|                               |               |                            | DPL                      |           | 130( 82H)  | - ₊          |
|                               |               |                            | SP                       |           | 129(81H)   | - ₄          |
| 80                            |               |                            | P0                       | 87H~80H   | 128( 80H)  | - ∢          |
| 7F                            |               | ┹                          | 10                       | 0711-0011 | 120( 0011) |              |
|                               | USER DATA RAM |                            |                          |           |            |              |
|                               |               |                            |                          |           |            |              |
| 30<br>2F                      | 7F 7          | 0                          |                          |           |            |              |
| 21                            |               |                            |                          |           |            |              |
|                               | BIT RAM       |                            |                          |           |            |              |
| 20                            |               | 0                          | $ \downarrow \downarrow$ |           | SSING      |              |
| 1F                            | R7<br>BANK3   |                            |                          |           |            |              |
| 18                            | R0            |                            |                          |           |            |              |
| 17                            | R7            | ]  ₄_                      |                          |           |            |              |
| 10                            | BANK2         |                            |                          |           |            |              |
| 0F                            | R7            | -                          |                          |           |            |              |
| -                             | BANK1         |                            |                          |           |            |              |
| 08                            | R0            | _                          | Ĺ                        | DATA ADDF | RESSING    |              |
| 07                            | R7            |                            |                          | 2         |            |              |
| 00                            | BANK0<br>R0   |                            |                          |           |            |              |

## Internal Data Memory and Special Function Register Layout Diagram

#### MSM80C154S/83C154S

# **OKI** Semiconductor

# Diagram of Internal Data Memory (RAM)

| 0FFH |    |    |       |         |         |    |    |    | 255 |                                  |                 |                                    |
|------|----|----|-------|---------|---------|----|----|----|-----|----------------------------------|-----------------|------------------------------------|
| 80H  |    |    | ι     | JSER DA | ATA RAN | /I |    |    | 128 |                                  |                 |                                    |
| 7FH  |    |    | I     | JSER DA |         | Л  |    |    | 127 |                                  |                 |                                    |
| 30H  |    |    | ,<br> | 1       | 1       |    |    |    | 48  |                                  |                 |                                    |
| 2FH  | 7F | 7E | 7D    | 70      | 7B      | 7A | 79 | 78 | 47  |                                  |                 |                                    |
| 2EH  | 77 | 76 | 75    | 74      | 73      | 72 | 71 | 70 | 46  |                                  |                 |                                    |
| 2DH  | 6F | 6E | 6D    | 6C      | 6B      | 6A | 69 | 68 | 45  |                                  |                 |                                    |
| 2CH  | 67 | 66 | 65    | 64      | 63      | 62 | 61 | 60 | 44  |                                  |                 | ING                                |
| 2BH  | 5F | 5E | 5D    | 5C      | 5B      | 5A | 59 | 58 | 43  |                                  |                 | RESS                               |
| 2AH  | 57 | 56 | 55    | 54      | 53      | 52 | 51 | 50 | 42  | ING                              | SING            | REGISTER 0, 1, INDIRECT ADDRESSING |
| 29H  | 4F | 4E | 4D    | 4C      | 4B      | 4A | 49 | 48 | 41  | BIT ADDRESSING                   | DATA ADDRESSING | IRECT                              |
| 28H  | 47 | 46 | 45    | 44      | 43      | 42 | 41 | 40 | 40  | ADDI                             | A ADE           | , IND                              |
| 27H  | 3F | 3E | 3D    | 3C      | 3B      | 3A | 39 | 38 | 39  | BIT                              | DAT             | R 0, 1                             |
| 26H  | 37 | 36 | 35    | 34      | 33      | 32 | 31 | 30 | 38  |                                  |                 | SISTE                              |
| 25H  | 2F | 2E | 2D    | 20      | 2B      | 2A | 29 | 28 | 37  |                                  |                 | REG                                |
| 24H  | 27 | 26 | 25    | 24      | 23      | 22 | 21 | 20 | 36  |                                  |                 |                                    |
| 23H  | 1F | 1E | 1D    | 10      | 1B      | 1A | 19 | 18 | 35  |                                  |                 |                                    |
| 22H  | 17 | 16 | 15    | 14      | 13      | 12 | 11 | 10 | 34  |                                  |                 |                                    |
| 21H  | 0F | 0E | 0D    | 0C      | 0B      | 0A | 09 | 08 | 33  |                                  |                 |                                    |
| 20H  | 07 | 06 | 05    | 04      | 03      | 02 | 01 | 00 | 32  | J                                |                 |                                    |
| 1FH  |    | •  | •     | Bo      | nk 3    |    |    |    | 31  | D DB                             |                 |                                    |
| 18H  |    |    |       | Dai     | IK S    |    |    |    | 24  | ESSI                             |                 |                                    |
| 17H  |    |    |       | _       |         |    |    |    | 23  | REGISTERS 0-7 DIRIECT ADDRESSING |                 |                                    |
| 10H  |    |    |       | Baı     | nk 2    |    |    |    | 16  | ECT /                            |                 |                                    |
| 0FH  |    |    |       |         |         |    |    |    | 15  | DIRI                             |                 |                                    |
| 08H  |    |    |       | Bai     | nk 1    |    |    |    | 8   | 2-0 S                            |                 |                                    |
| 07H  |    |    |       |         |         |    |    |    | 7   | STER                             |                 |                                    |
|      |    |    |       | Bai     | nk O    |    |    |    |     | REGI                             |                 |                                    |
| 00H  |    |    |       |         |         |    |    |    | 0   |                                  | )               | J                                  |

# **ABSOLUTE MAXIMUM RATINGS**

| Parameter           | Symbol           | Condition | Rating                       | Unit |
|---------------------|------------------|-----------|------------------------------|------|
| Supply voltage      | V <sub>CC</sub>  | Ta=25°C   | –0.5 to 7                    | V    |
| Input voltage       | VI               | Ta=25°C   | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Storage temperature | T <sub>STG</sub> | _         | -55 to +150                  | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                          | Symbol           | Condition                                 | Range      | Unit |
|------------------------------------|------------------|-------------------------------------------|------------|------|
| Power supply voltage               | V <sub>CC</sub>  | See below                                 | 2.0 to 6.0 | V    |
| Memory retension voltage           | V <sub>CC</sub>  | f <sub>OSC</sub> =0 Hz (Oscillation stop) | 2.0 to 6.0 | V    |
| Oxcillation frequency              | f <sub>OSC</sub> | See below                                 | 1 to 24    | MHz  |
| External clock operating frequency | fextclk          | See below                                 | 0 to 24    | MHz  |
| Ambient temperature                | Та               | —                                         | -40 to +85 | °C   |

\*1 Depends on the specifications for the oscillator or ceramic resonater.



# **ELECTRICAL CHARACTERISTICS**

#### **DC Characteristics 1**

| Parameter                                                               | Symbol                            | Condition                                            | Min.                     | Тур. | Max.                     |         | Meas-<br>uring<br>circuit |  |
|-------------------------------------------------------------------------|-----------------------------------|------------------------------------------------------|--------------------------|------|--------------------------|---------|---------------------------|--|
| Input Low Voltage                                                       | V <sub>IL</sub>                   | _                                                    | -0.5                     | —    | 0.2 V <sub>CC</sub> -0.1 | V       |                           |  |
| Input High Voltage                                                      | V <sub>IH</sub>                   | Except XTAL1, EA,<br>and RESET                       | 0.2 V <sub>CC</sub> +0.9 | _    | V <sub>CC</sub> +0.5     | V       |                           |  |
| Input High Voltage                                                      | V <sub>IH1</sub>                  | XTAL1, RESET and $\overline{\text{EA}}$              | 0.7 V <sub>CC</sub>      | —    | V <sub>CC</sub> +0.5     | V       | 1                         |  |
| Output Low Voltage<br>(PORT 1, 2, 3)                                    | V <sub>OL</sub>                   | I <sub>OL</sub> =1.6 mA                              | _                        | _    | 0.45                     | V       |                           |  |
| Output Low Voltage<br>(PORT 0, ALE, PSEN)                               | V <sub>OL1</sub>                  | I <sub>OL</sub> =3.2 mA                              | _                        | _    | 0.45                     | V       | 1                         |  |
| Output High Voltage<br>(PORT 1, 2, 3)                                   | M                                 | I <sub>0H</sub> =-60 μΑ<br>V <sub>CC</sub> =5 V±10%  | 2.4                      | _    |                          | V       |                           |  |
|                                                                         | V <sub>OH</sub>                   | I <sub>0H</sub> =–30 µА                              | 0.75 V <sub>CC</sub>     | _    |                          | V       |                           |  |
|                                                                         |                                   | I <sub>0H</sub> =−10 μA                              | 0.9 V <sub>CC</sub>      | _    |                          | V       |                           |  |
| Output High Voltage                                                     | V <sub>OH1</sub>                  | I <sub>0H</sub> =–400 μΑ<br>V <sub>CC</sub> =5 V±10% | 2.4                      | _    |                          | V       |                           |  |
| (PORT 0, ALE, PSEN)                                                     |                                   | I <sub>0H</sub> =−150 μA                             | 0.75 V <sub>CC</sub>     | _    |                          | V       |                           |  |
|                                                                         |                                   | I <sub>0H</sub> =–40 μA                              | 0.9 V <sub>CC</sub>      | _    |                          | V       |                           |  |
| Logical 0 Input Current/<br>Logical 1 Output Current/<br>(PORT 1, 2, 3) | I <sub>IL</sub> / I <sub>OH</sub> | V <sub>I</sub> =0.45 V<br>V <sub>0</sub> =0.45 V     | -5                       | -20  | -80                      | μA      | 2                         |  |
| Logical 1 to 0 Transition<br>Output Current (PORT 1, 2, 3)              | ITL                               | V <sub>I</sub> =2.0 V                                | _                        | -190 | -500                     | -500 μA |                           |  |
| Input Leakage Current<br>(PORT 0 floating, EA)                          | ILI                               | $V_{SS} < V_I < V_{CC}$                              |                          | _    | ±10                      | μA      | 3                         |  |
| RESET Pull-down Resistance                                              | R <sub>RST</sub>                  | _                                                    | 20                       | 40   | 125                      | kΩ      | 2                         |  |
| Pin Capacitance                                                         | C <sub>IO</sub>                   | Ta=25°C, f=1 MHz<br>(except XTAL1)                   | _                        | _    | 10                       | pF      | _                         |  |
| Power Down Current                                                      | I <sub>PD</sub>                   |                                                      |                          | 1    | 50                       | μA      | 4                         |  |

#### (V<sub>CC</sub>=4.0 to 6.0 V, V<sub>SS</sub>=0 V, Ta=-40 to +85°C)

| Vcc    | 4 V  | 5 V  | 6 V  |
|--------|------|------|------|
| Freq   |      |      |      |
| 1 MHz  | 2.2  | 3.1  | 4.1  |
| 3 MHz  | 3.9  | 5.2  | 7.0  |
| 12 MHz | 12.0 | 16.0 | 20.0 |
| 16 MHz | 16.0 | 20.0 | 25.0 |
| 20 MHz | 19.0 | 25.0 | 30.0 |

# Maximum power supply current normal operation $I_{\mbox{\scriptsize CC}}$ (mA)

| V <sub>CC</sub> | 4.5 V | 5 V  | 6 V  |
|-----------------|-------|------|------|
| Freq            |       |      |      |
| 24 MHz          | 25.0  | 29.0 | 35.0 |

# Maximum power supply current idle mode I<sub>CC</sub> (mA)

| Vcc    | 4 V | 5 V | 6 V |
|--------|-----|-----|-----|
| Freq   |     |     |     |
| 1 MHz  | 0.8 | 1.2 | 1.6 |
| 3 MHz  | 1.2 | 1.7 | 2.3 |
| 12 MHz | 3.1 | 4.4 | 5.9 |
| 16 MHz | 3.8 | 5.5 | 7.3 |
| 20 MHz | 4.5 | 6.4 | 8.6 |

| V <sub>CC</sub> | 4.5 V | 5 V | 6 V |
|-----------------|-------|-----|-----|
| Freq            |       |     |     |
| 24 MHz          | 6.4   | 7.4 | 9.8 |

#### **DC Characteristics 2**

| Parameter                                                               | Symbol                            | Condition                                      | Min.                      | Тур. | Max.                      |    | Meas-<br>uring<br>circuit |
|-------------------------------------------------------------------------|-----------------------------------|------------------------------------------------|---------------------------|------|---------------------------|----|---------------------------|
| Input Low Voltage                                                       | V <sub>IL</sub>                   |                                                | -0.5                      | —    | 0.25 V <sub>CC</sub> -0.1 | V  |                           |
| Input High Voltage                                                      | V <sub>IH</sub>                   | Except XTAL1, EA,<br>and RESET                 | 0.25 V <sub>CC</sub> +0.9 | _    | V <sub>CC</sub> +0.5      | V  |                           |
| Input High Voltage                                                      | V <sub>IH1</sub>                  | XTAL1, RESET, and $\overline{EA}$              | 0.6 V <sub>CC</sub> +0.6  | —    | V <sub>CC</sub> +0.5      | V  |                           |
| Output Low Voltage<br>(PORT 1, 2, 3)                                    | V <sub>OL</sub>                   | l <sub>0L</sub> =10 μA                         | _                         | _    | 0.1                       | V  |                           |
| Output Low Voltage<br>(PORT 0, ALE, <u>PSEN</u> )                       | V <sub>OL1</sub>                  | l <sub>0L</sub> =20 μA                         | _                         | _    | 0.1                       | V  | 1                         |
| Output High Voltage<br>Output High Voltage                              | V <sub>OH</sub>                   | I <sub>0H</sub> =–5 μΑ                         | 0.75 V <sub>CC</sub>      | _    |                           | V  |                           |
| (PORT 1, 2, 3)<br>(PORT 0, ALE, <u>PSEN</u> )                           | V <sub>OH1</sub>                  | I <sub>0H</sub> =−20 μA                        | 0.75 V <sub>CC</sub>      | _    |                           | V  |                           |
| Logical 0 Input Current/<br>Logical 1 Output Current/<br>(PORT 1, 2, 3) | I <sub>IL</sub> / I <sub>OH</sub> | V <sub>I</sub> =0.1 V<br>V <sub>0</sub> =0.1 V | -5                        | -10  | -40                       | μA | 2                         |
| Logical 1 to 0 Transition<br>Output Current (PORT 1, 2, 3)              | ITL                               | V <sub>I</sub> =1.9 V                          | —                         | -80  | -300                      | μA |                           |
| Input Leakage Current<br>(PORT 0 floating, EA)                          | ILI                               | $V_{SS} < V_I < V_{CC}$                        | _                         | _    | ±10                       | μA | 3                         |
| RESET Pull-down Resistance                                              | R <sub>RST</sub>                  |                                                | 20                        | 40   | 125                       | kΩ | 2                         |
| Pin Capacitance                                                         | C <sub>IO</sub>                   | Ta=25°C, f=1 MHz<br>(except XTAL1)             | _                         |      | 10                        | рF | _                         |
| Power Down Current                                                      | I <sub>PD</sub>                   |                                                |                           | 1    | 10                        | μA | 4                         |

(V<sub>CC</sub>=2.2 to 4.0 V, V<sub>SS</sub>=0 V, Ta=-40 to +85°C)

| Vcc  | 2.2 V | 3.0 V | 4.0 V |  |
|------|-------|-------|-------|--|
| Frog |       |       |       |  |

# Maximum power supply current normal operation $I_{\mbox{CC}}$ (mA)

| -00    |     | 0.0 1 | 110 1 |
|--------|-----|-------|-------|
| Freq   |     |       |       |
| 1 MHz  | 0.9 | 1.4   | 2.2   |
| 3 MHz  | 1.8 | 2.4   | 4.3   |
| 12 MHz | —   | 8.0   | 12.0  |
| 16 MHz | —   | —     | 16.0  |

# Maximum power supply current idle mode $I_{\mbox{CC}}$ (mA)

| Vcc    | 2.2 V | 3.0 V | 4.0 V |
|--------|-------|-------|-------|
| Freq   |       |       |       |
| 1 MHz  | 0.3   | 0.5   | 0.8   |
| 3 MHz  | 0.5   | 0.8   | 1.2   |
| 12 MHz | _     | 2.0   | 3.1   |
| 16 MHz |       |       | 3.8   |

#### MSM80C154S/83C154S

#### **OKI** Semiconductor

#### **Measuring circuits**



- \*1: Repeated for specified input pins. \*2: Repeated for specified output pins.
- \*3: Input logic for specified status.

#### **AC Characteristics**

#### (1) External program memory access AC characteristics

| Parameter                                                                | Symble            | Variable clock from <sup>*1</sup><br>1 to 24 MHz |                         | Unit |
|--------------------------------------------------------------------------|-------------------|--------------------------------------------------|-------------------------|------|
|                                                                          |                   | Min.                                             | Max.                    |      |
| XTAL1, XTAL 2 Oscillation Cycle                                          | t <sub>CLCL</sub> | 41.7                                             | 1000                    | ns   |
| ALE Signal Width                                                         | t <sub>LHLL</sub> | 2t <sub>CLCL</sub> -40                           |                         | ns   |
| Address Setup Time<br>(to ALE Falling Edge)                              | t <sub>AVLL</sub> | 1t <sub>CLCL</sub> -15                           | _                       | ns   |
| Address Hold Time<br>(from ALE Falling Edge)                             | t <sub>LLAX</sub> | 1t <sub>CLCL</sub> -35                           | _                       | ns   |
| Instruction Data Read Time<br>(from ALE Falling Edge)                    | t <sub>LLPL</sub> | _                                                | 4t <sub>CLCL</sub> -100 | ns   |
| From ALE Falling Edge to PSEN<br>Falling Edge                            | t <sub>LLPL</sub> | 1t <sub>CLCL</sub> -30                           | _                       | ns   |
| PSEN Signal Width                                                        | t <sub>PLPH</sub> | 3t <sub>CLCL</sub> -35                           | _                       | ns   |
| Instruction Data Read Time<br>(from PSEN Falling Edge)                   | t <sub>PLIV</sub> | _                                                | 3t <sub>CLCL</sub> -45  | ns   |
| Instruction Data Hold Time<br>(from PSEN Rising Edge)                    | t <sub>PXIX</sub> | 0                                                | _                       | ns   |
| Bus Floating Time after Instruction<br>Data Read (from PSEN Rising Edge) | t <sub>PXIZ</sub> | —                                                | 1t <sub>CLCL</sub> -20  | ns   |
| Instruction Data Read Time<br>(from Address Output)                      | t <sub>AVIV</sub> | _                                                | 5t <sub>CLCL</sub> -105 | ns   |
| Bus Floating Time(PSEN Rising<br>Edge from Address float)                | t <sub>AZPL</sub> | 0                                                | _                       | ns   |
| Address Output Time from PSEN<br>Rising Edge                             | t <sub>PXAV</sub> | 1t <sub>CLCL</sub> -20                           | _                       | ns   |

 $\left( \begin{array}{c} V_{CC} = 2.2 \text{ to } 6.0 \text{V}, \, V_{SS} = 0 \text{V}, \, Ta = -40^{\circ} \text{C to } +85^{\circ} \text{C} \\ \text{PORT 0, ALE, and } \overline{\text{PSEN}} \text{ connected with } 100 \text{pF load, other connected with } 80 \text{pF load} \end{array} \right)$ 

\*1 The variable check is from 0 to 24 MHz when the external check is used.

## (2) External program memory read cycle



|                                                         |                   | Variable                                             | clock from <sup>*1</sup>                             |    |
|---------------------------------------------------------|-------------------|------------------------------------------------------|------------------------------------------------------|----|
| Parameter                                               | Symbol            | 1 to                                                 | Unit                                                 |    |
|                                                         |                   | Min.                                                 | Max.                                                 |    |
| XTAL1, XTAL2 Oscillator Cycle                           | t <sub>CLCL</sub> | 41.7                                                 | 1000                                                 | ns |
| ALE Signal Width                                        | t <sub>LHLL</sub> | 2t <sub>CLCL</sub> -40                               | _                                                    | ns |
| Address Setup Time<br>(to ALE Falling Edge)             | t <sub>AVLL</sub> | 1t <sub>CLCL</sub> -15                               | _                                                    | ns |
| Address Hold Time<br>(from ALE Falling Edge)            | t <sub>LLAX</sub> | 1t <sub>CLCL</sub> -35                               | _                                                    | ns |
| RD Signal Width                                         | t <sub>RLRL</sub> | 6t <sub>CLCL</sub> -100                              | _                                                    | ns |
| WR Signal Width                                         | t <sub>WLWH</sub> | 6t <sub>CLCL</sub> -100                              | _                                                    | ns |
| RAM Data Read Time<br>(from RD Signal Falling Edge)     | t <sub>RLDV</sub> | _                                                    | 5t <sub>CLCL</sub> -105                              | ns |
| RAM Data Read Hold Time<br>(from RD Signal Rising Edge) | t <sub>RHDX</sub> | 0                                                    | _                                                    | ns |
| Data Bus Floating Time<br>(from RD Signal Rising Edge)  | t <sub>RHDZ</sub> | _                                                    | 2t <sub>CLCL</sub> -70                               | ns |
| RAM Data Read Time<br>(from ALE Signal Falling Edge)    | t <sub>LLDV</sub> | _                                                    | 8t <sub>CLCL</sub> -100                              | ns |
| RAM Data Read Time<br>(from Address Output)             | t <sub>AVDV</sub> | _                                                    | 9t <sub>CLCL</sub> -105                              | ns |
| RD/WR Output Time from ALE<br>Falling Edge              | t <sub>LLWL</sub> | 3t <sub>CLCL</sub> -40<br>*2 3t <sub>CLCL</sub> -100 | 3t <sub>CLCL</sub> +40                               | ns |
| RD/WR Output Time from Address Output                   | t <sub>AVWL</sub> | 4t <sub>CLCL</sub> -70                               | _                                                    | ns |
| WR Output Time from Data Output                         | t <sub>QVWX</sub> | 1t <sub>CLCL</sub> -40                               | _                                                    | ns |
| Time from Data to WR Rising Edge                        | t <sub>QVWH</sub> | 7t <sub>CLCL</sub> -105                              | —                                                    | ns |
| Data Hold Time<br>(from WR Rising Edge)                 | twhax             | 2t <sub>CLCL</sub> -50                               | _                                                    | ns |
| Time from to Address Float RD<br>Output                 | t <sub>RLAZ</sub> | 0                                                    | _                                                    | ns |
| Time from RD/WR Rising Edge to ALE Rising Edge          | t <sub>WHLH</sub> | 1t <sub>CLCL</sub> -30                               | 1t <sub>CLCL</sub> +40<br>*2 1t <sub>CLCL</sub> +100 | ns |

#### (3) External data memory access AC characteristics

\*1 The variable check is from 0 to 24 MHz when the external check is used.

\*2 For  $2.2 \le V_{CC} < 4 V$ 



#### (4) External data memory read cycle

#### (5) External data memory write cycle



# (6) Serial port (I/O Extension Mode) AC characteristics

| Parameter                                | Symbol            | Min.                     | Max.                     | Unit |
|------------------------------------------|-------------------|--------------------------|--------------------------|------|
| Serial Port Clock Cycle Time             | t <sub>XLXL</sub> | 12t <sub>CLCL</sub>      | _                        | ns   |
| Output Data Setup to Clock Rising Edge   | t <sub>QVXH</sub> | 10t <sub>CLCL</sub> -133 | _                        | ns   |
| Output Data Hold After Clock Rising Edge | t <sub>XHQX</sub> | 2t <sub>CLCL</sub> -75   | —                        | ns   |
| Input Data Hold After Clock Rising Edge  | t <sub>XHDX</sub> | 0                        | _                        | ns   |
| Clock Rising Edge to Input Data Valid    | t <sub>XHDV</sub> |                          | 10t <sub>CLCL</sub> -133 | ns   |







#### (7) AC Characteristics Measuring Conditions

#### 1.Input/output signal



\* The input signals in AC test mode are either V<sub>OH</sub> (logic "1") or V<sub>OL</sub> (logic "0") input signals where logic "1" corresponds to a CPU output signal waveform measuring point in excess of V<sub>IH</sub>, and logic "0" to a point below V<sub>IL</sub>.

#### 2. Floating



\* The port 0 floating interval is measured from the time the port 0 pin voltage drops below  $V_{IH}$  after sinking to GND at 2.4 mA when switching to floating status from a "1" output, and from the time the port 0 pin voltage exceeds  $V_{IL}$  after connecting to a 400  $\mu$ A source when switching to floating status from a "0" output.

#### (8) XTAL1 external clock input waveform conditions

| Parameter            | Symbol              | Symbol Min. |    | Unit |  |
|----------------------|---------------------|-------------|----|------|--|
| External Clock Freq. | 1/t <sub>CLCL</sub> | 0           | 24 | MHz  |  |
| Clock Pulse width 1  | t <sub>CHCx</sub>   | 15          |    | ns   |  |
| Clock Pulse width 2  | t <sub>CLCX</sub>   | 15          | —  | ns   |  |
| Rise Time            | t <sub>CLCH</sub>   | —           | 5  | ns   |  |
| Fall Time            | t <sub>CHCL</sub>   | —           | 5  | ns   |  |

#### **External Clock Drive Waveform**



#### **OKI** Semiconductor

#### **Timing Diagram**

#### **Basic timing**



